### 0.1 Simulink: minseg\_M2V3\_2017a.slx

minseg\_M2V3\_2017a.slx is the label of the Simulink model file. The label includes the label of the hardware which it represents as well as the version of the Mathworks Software Suite with which it was created. [Using the model in a different version of the Simulink will require conversion; therefore, the two files will not be equivalent.]

The Simulink model is hierarchical. The sections which follow will describe the model and will be similarly organized, as depicted in the extended-precision list of contents below.

#### List of Contents

| 0.1 | Simuli | ink: minseg_M2V3_2017a.slx                     |
|-----|--------|------------------------------------------------|
|     | 0.1.1  | Root                                           |
|     |        | 0.1.1.1 Bus Structures                         |
|     | 0.1.2  | Plant                                          |
|     |        | 0.1.2.1 Hardware                               |
|     |        | 0.1.2.1.1 Driver                               |
|     |        | 0.1.2.1.2 Encoder                              |
|     |        | 0.1.2.1.3 Gyroscope                            |
|     |        | 0.1.2.1.4 Accelerometer                        |
|     |        | 0.1.2.2 Hardware-Equivalent Nonlinear Dynamics |
|     |        | 0.1.2.3 Hardware-Equivalent Linear Dynamics    |
|     | 0.1.3  | Controller                                     |
|     |        | 0.1.3.1 PID                                    |
|     |        | 0.1.3.2 Optimal                                |
|     |        | 0.1.3.3 Pole Placement                         |
|     | 0.1.4  | Board Inputs and Outputs                       |

#### 0.1.1 Root

The top level of the model, also known as the model root, is depicted in Figure 0.1.

The model root is contains the three primary components of the system:

- Plant
- Controller
- $\bullet\,$  Board Inputs and Outputs

#### 0.1.1.1 Bus Structures

Note that all of the components are passed into a bus structure, and that those bus structures are in turn merged into one global bus structure.

It is from this global bus structure that any notable signal in the system could be called. [The user should take care to implement a delay in the path of a signal wherever an algebraic/feedback loop may form from using a signal recursively.]



Figure 0.1: [Simulink]: Root

- 0.1.2 Plant
- 0.1.2.1 Hardware
- 0.1.2.1.1 Driver
- 0.1.2.1.2 Encoder
- 0.1.2.1.3 Gyroscope
- 0.1.2.1.4 Accelerometer

# 0.1.2.2 Hardware-Equivalent Nonlinear Dynamics

0.1.2.3 Hardware-Equivalent Linear Dynamics

0.1.3 Controller

0.1.3.1 PID

# 0.1.3.2 Optimal

### 0.1.3.3 Pole Placement

# 0.1.4 Board Inputs and Outputs